

## SRM Institute of Science and Technology College of Engineering and Technology School of Computing

Mode of Exam

OFFLINE

SET C

## DEPARTMENT OF COMPUTING TECHNOLOGIES

SRM Nagar, Kattankulathur – 603203, Chengalpattu District, Tamilnadu

Academic Year: 2021-2022 (Even)

Test: CLAT-2

Course Code & Title: 18CSC205J: Operating Systems

Puration: 2 Period

Year & Sem: 2022 & IV Semester

Max. Marks: 50 Marks

Course Articulation Matrix: (to be placed)

|           | Part - A                                                                                                                                                                                                                                                                  |       |    |    |    |            |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|----|------------|
| Instructi | ( $10 \times 1 = 10 \text{ Marks}$ ) ons: Answer all                                                                                                                                                                                                                      |       |    |    |    |            |
| Q. No     | Question                                                                                                                                                                                                                                                                  | Marks | BL | CO | PO | PI<br>Code |
| 1         | b. Producer Consumer problem                                                                                                                                                                                                                                              | 1     | 1  | 2  | 3  | 3.5.1      |
| 2         | b. there are n buffers ( n being greater than one but finite)                                                                                                                                                                                                             | 1     | 1  | 2  | 3  | 3.5.1      |
| 3         | d. writers                                                                                                                                                                                                                                                                | 1     | 1  | 2  | 3  | 3.5.1      |
| 4         | a. 5 philosophers and 5 chopsticks                                                                                                                                                                                                                                        | 1     | 3  | 2  | 3  | 3.7.1      |
| 5         | a. count the number of empty and full buffers                                                                                                                                                                                                                             | 1     | 3  | 2  | 3  | 3.5.1      |
| 6         | c. Frame number with offset                                                                                                                                                                                                                                               | 1     | 1  | 3  | 1  | 1.6.1      |
| 7         | c. segments are shared                                                                                                                                                                                                                                                    | 1     | 1  | 3  | 1  | 1.6.1      |
| 8         | b. Compile-time address binding                                                                                                                                                                                                                                           | 1     | 1  | 3  | 1  | 1.6.1      |
| 9         | a. when the process completes its execution b. when the process waits for I/O operation                                                                                                                                                                                   | 1     | 1  | 3  | 1  | 1.6.1      |
| 10        | c. 4000 ms                                                                                                                                                                                                                                                                | 1     | 1  | 3  | 1  | 1.6.1      |
|           | Part - B<br>( 4 x 5 = 20 Marks)                                                                                                                                                                                                                                           | _     |    |    |    |            |
| 11        | Give two reasons why this is a bad implementation for a lock: lock.acquire() { disable interrupts; } lock.release() { enable interrupts; }                                                                                                                                | 5     | 4  | 2  | 3  | 3.6.2      |
|           | Answer:  There are a number of reasons why this is a bad implementation for a lock. (1) It prevents hardware events from occurring during the critical section, (2) User programs cannot use this lock, (3) It doesn't work for data shared between different processors. |       |    |    |    |            |
| 12        | Design an algorithm for a monitor that                                                                                                                                                                                                                                    | 5     | 4  | 2  | 3  | 3.6.1      |

|    | implements an alar<br>program to delay it<br>time units (ticks). Y<br>of a real hardware<br>tick() in your monit                                                                     | self for a s<br>ou may as<br>clock that                                                                                                                          | pecified number of sume the existence invokes a function                                                                      |   |   |   |   |       |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|-------|
|    | <pre>Answer:  monitor AlarmCl {   condition c;   int cur_time=0;   void delay(int tice   {   while(cur_time &lt;     wait(c);   signal(c);   }   void tick()   {cur_time++;} }</pre> | ks)                                                                                                                                                              | ticks)                                                                                                                        |   |   |   |   |       |
| 13 | a. If a men nanoseconds memory refeb. If we add percent of found in the the effective (Assume that the association the entry is to the page table the word in number.                | nory refers, how locarence take associative all page-te associative memoral finding a ve register there )  onds; 200 reand 200 remory.  ccess time () + 0.25 * ( | e registers, and 75 able references are we registers, what is y reference time? a page-table entry in res takes zero time, if | 5 | 4 | 3 | 3 | 3.6.1 |
| 14 | Consider the  Segment 0 1 2 3 4                                                                                                                                                      | Base 219 2300 90 1327 1952                                                                                                                                       | Length   600   14   100   580   96                                                                                            | 5 | 4 | 3 | 3 | 3.7.2 |

|        | 1                                                                                                                                                                                                             |    | I |   | ı | T 1   |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|---|---|-------|
|        | What are the physical addresses for the following logical addresses?                                                                                                                                          |    |   |   |   |       |
|        | a. 0,430<br>b. 1,10<br>c. 2,500<br>d. 3,400<br>e. 4,112                                                                                                                                                       |    |   |   |   |       |
|        | Answer:                                                                                                                                                                                                       |    |   |   |   |       |
|        | <ul> <li>a. 219+430 = 649</li> <li>b. 2300 + 10 = 2310</li> <li>c. illegal reference, trap to operating system</li> <li>d. 1327+ 400= 1727</li> <li>e. illegal reference, trap to operating system</li> </ul> |    |   |   |   |       |
| 15     | In a paging scheme, virtual address space is 4 KB and page table entry size is 8 bytes. What should be the optimal page size?                                                                                 |    |   |   |   |       |
|        | Given-                                                                                                                                                                                                        |    |   |   |   |       |
|        | <ul> <li>Virtual address space = Process size = 4 KB</li> <li>Page table entry size = 8 bytes</li> </ul>                                                                                                      |    |   |   |   |       |
|        | We know-                                                                                                                                                                                                      |    |   |   |   |       |
|        | Optimal page size                                                                                                                                                                                             | 5  | 4 | 3 | 2 | 2.6.2 |
|        | = $(2 \text{ x Process size x Page table entry size})^{1/2}$                                                                                                                                                  |    |   |   |   |       |
|        | $= (2 \times 4 \text{ KB} \times 8 \text{ bytes})^{1/2}$                                                                                                                                                      |    |   |   |   |       |
|        | $= (2^{16} \text{ bytes x bytes})^{1/2}$                                                                                                                                                                      |    |   |   |   |       |
|        | $=2^8$ bytes                                                                                                                                                                                                  |    |   |   |   |       |
|        | = 256 bytes                                                                                                                                                                                                   |    |   |   |   |       |
|        | Thus, Optimal page size = 256 bytes.                                                                                                                                                                          |    |   |   |   |       |
|        | Part – C                                                                                                                                                                                                      |    |   |   |   |       |
| Instru | $(2 \times 10^{-20} \text{ Marks})$ etions: Answer All                                                                                                                                                        |    |   |   |   |       |
| 16.a   | Analyse and develop a graph to detect the possibility of deadlock in the following scenario which has only one instance in each resource. And                                                                 | 10 | 4 | 2 | 3 | 3.6.1 |

| illustr  | ate the meth   | ods that helps                           | to recover from                    |    |   |   |   |       |
|----------|----------------|------------------------------------------|------------------------------------|----|---|---|---|-------|
| the de   | tected dead    | lock.                                    |                                    |    |   |   |   |       |
| P5       | R1 - R3 - R4   | P1 P2 P3                                 | R2 P4 R5                           |    |   |   |   |       |
| Answe    | er:            |                                          |                                    |    |   |   |   |       |
| P1 =>    | 25 -           |                                          | ng a cycle hence                   |    |   |   |   |       |
| Recov    | ery Mechani    | sm                                       |                                    |    |   |   |   |       |
|          | Process ter    | mination                                 |                                    |    |   |   |   |       |
|          |                |                                          |                                    |    |   |   |   |       |
|          | Kill a Pro     | cess                                     |                                    |    |   |   |   |       |
|          | Kill all the   | e process                                |                                    |    |   |   |   |       |
|          | Resource P     | reemntion                                |                                    |    |   |   |   |       |
|          |                | •                                        | _                                  |    |   |   |   |       |
|          | Preempti       | on and RollBa                            | ek                                 |    |   |   |   |       |
|          |                |                                          | ocesses, with the<br>milliseconds: | 10 | 4 | 2 | 3 | 3.6.2 |
|          | Process        | <b>Burst Time</b>                        | Priority                           |    |   |   |   |       |
|          | P1             | 2                                        | 2                                  |    |   |   |   |       |
|          | P2             | 1                                        | 1                                  |    |   |   |   |       |
|          | P3             | 8                                        | 4                                  |    |   |   |   |       |
|          | P4<br>P5       | 4                                        | 3                                  |    |   |   |   |       |
|          | rocesses are   | 5<br>assumed to ha<br>P4, P5, all at the | ave arrived in the                 |    |   |   |   |       |
| a. Dra   | w four Gan     | tt charts that i                         | llustrate the                      |    |   |   |   |       |
|          |                |                                          | ng the following                   |    |   |   |   |       |
|          |                | hms: FCFS, S                             |                                    |    |   |   |   |       |
|          |                |                                          | iority number                      |    |   |   |   |       |
|          |                |                                          | RR (quantum = 2).                  |    |   |   |   |       |
|          |                |                                          | of each process ithms in part a?   |    |   |   |   |       |
|          |                |                                          | ch process for                     |    |   |   |   |       |
| C. 77 II | ut 15 tile WAI | ing time of ca                           | en process for                     | 1  | 1 | l |   |       |

| minimum average waiting time (over al processes)?                                                      | e<br>II |   |   |   |       |
|--------------------------------------------------------------------------------------------------------|---------|---|---|---|-------|
| Answer:                                                                                                |         |   |   |   |       |
| a. The four Gantt charts:                                                                              |         |   |   |   |       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                |         |   |   |   |       |
| P2         P1         P4         P5         P3           0 1 3 7 12         12 20                      |         |   |   |   |       |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                 |         |   |   |   |       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                |         |   |   |   |       |
| b. Turnaround time:                                                                                    |         |   |   |   |       |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                  | -       |   |   |   |       |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                  |         |   |   |   |       |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                  |         |   |   |   |       |
| c. Waiting time (turnaround time minus burst time):                                                    |         |   |   |   |       |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                  | _       |   |   |   |       |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                  |         |   |   |   |       |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                  |         |   |   |   |       |
| d. SJF has the shortest wait time.                                                                     |         |   |   |   |       |
| Memory management is in urge to enable more                                                            | e 10    | 3 | 3 | 1 | 1.7.1 |
| usable memory than held by the computer                                                                | r       |   |   |   |       |
| hardware. There are times when physica                                                                 |         |   |   |   |       |
| memory will be allocated and a process needs                                                           |         |   |   |   |       |
| additional memory, in such cases describe how                                                          |         |   |   |   |       |
| these issues can be handled and help the memory<br>management for back storage for further             |         |   |   |   |       |
| execution, also claim the benefits of the                                                              |         |   |   |   |       |
| techniques.                                                                                            |         |   |   |   |       |
| Commence is a model of in multiple discourse of multiple                                               |         |   |   |   |       |
| <b>Swapping</b> is a method in which the process should be swapped temporarily from the main memory to |         |   |   |   |       |
|                                                                                                        |         |   |   |   |       |
| the backing store. It will be later brought back into<br>the memory for continue execution.            |         |   |   |   |       |
| the memory for continue execution.                                                                     | v       |   |   |   |       |
|                                                                                                        |         |   |   |   |       |
| the memory for continue execution.  Backing store is a hard disk or some other secondary               | o<br> 1 |   |   |   |       |

|      | these memory images.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |   |   |   |       |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|---|---|-------|
|      | Operating system  Swap Out  Pro  Swap In  Pro  User Space                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |   |   |   |       |
|      | Benefits of Swapping                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |   |   |   |       |
|      | Here, are major benefits/pros of swapping:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |   |   |   |       |
|      | <ul> <li>It offers a higher degree of multiprogramming.</li> <li>Allows dynamic relocation. For example, if address binding at execution time is being used, then processes can be swap in different locations. Else in case of compile and load time bindings, processes should be moved to the same location.</li> <li>It helps to get better utilization of memory.</li> <li>Minimum wastage of CPU time on completion so it can easily be applied to a priority-based scheduling method to improve its performance.</li> </ul> |    |   |   |   |       |
| 17.b | Suppose a 16 bit address is used with 4 bits for the segment number and 12 bits for the segment offset so the maximum segment size is 4096 and the maximum number of segments that can be refereed is 16. Elloborate how the Translation of Logical address into physical address been                                                                                                                                                                                                                                             | 10 | 3 | 3 | 1 | 1.7.1 |

## mapped by segment table method.

When a program is loaded into memory, the segmentation system tries to locate space that is large enough to hold the first segment of the process, space information is obtained from the free list maintained by memory manager. Then it tries to locate space for other segments. Once adequate space is located for all the segments, it loads them into their respective areas.

The operating system also generates a segment map table for each program.



With the help of segment map tables and hardware assistance, the operating system can easily translate a logical address into physical address on execution of a program.

The **Segment number** is mapped to the segment table. The limit of the respective segment is compared with the offset. If the offset is less than the limit then the address is valid otherwise it throws an error as the address is invalid. In the case of valid addresses, the base address of the segment is added to the offset to get the physical

| above figure shows how address translation is done in case of segmentation |
|----------------------------------------------------------------------------|
|----------------------------------------------------------------------------|

**Question Paper Setter** 

Approved by Audit Professor/ Course Coordinator